Skip navigation
Please use this identifier to cite or link to this item: https://libeldoc.bsuir.by/handle/123456789/10931
Title: Low read-only memory distributed arithmetic implementation of quaternion multiplier using split matrix approach
Authors: Petrovsky, N.
Stankevich, A.
Petrovsky, A.
Keywords: публикации ученых
Issue Date: 2014
Citation: Petrovsky, N. Low read-only memory distributed arithmetic implementation of quaternion multiplier using split matrix approach / N. Petrovsky, A. Stankevich, A. Petrovsky // Electronics Letters. — 2014. — Vol. 50, № 24. — P. 1809–1811. - http://doi.org/10.1049/el.2014.1775
Abstract: In most algorithms that use quaternion numbers, the key operation is a quaternion multiplication, of which the efficiency and accuracy obviously determine the same properties of the whole computational scheme of a filter or transform. A digit (L-bit)-serial quaternion multiplier based on the distributed arithmetic (DA) using the splitting of the multiplication matrix is presented. The circuit provides the facility to compute several products of quaternion components concurrently as well as to reduce the memory capacity by half in comparison with the known DA-based multiplier, and it is well suited for field programmable gate array (FPGA)-based fixed-point implementations of the algorithms. Apart from a theoretical development, the experimental design results which are obtained using a Xilinx Virtex 6 FPGA are reported.
URI: https://libeldoc.bsuir.by/handle/123456789/10931
Appears in Collections:Публикации в зарубежных изданиях

Files in This Item:
File Description SizeFormat 
19095.docx15.32 kBMicrosoft Word XMLView/Open
Show full item record Google Scholar

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.