Skip navigation
Please use this identifier to cite or link to this item: https://libeldoc.bsuir.by/handle/123456789/27836
Title: FPGA Implementation of Modeling Attack Resistant Arbiter PUF with Enhanced Reliability
Authors: Zalivako, S. S.
Ivaniuk, A. A.
Chang, C. H.
Keywords: публикации ученых;Physical Unclonable Function;Arbiter PUF;enhanced reliability;modeling attack
Issue Date: 2017
Publisher: IEEE
Citation: Zalivaka, S. S. FPGA Implementation of Modeling Attack Resistant Arbiter PUF with Enhanced Reliability / S. S. Zalivaka, A. A. Ivaniuk, C. H. Chang // Invited Paper at Special Session on IoT Security: Protocol, Implementation and Attacks, in Proc. 18st IEEE International Symposium on Quality Electronic Design (ISQED 2017) (Santa Clara,13 -15 Mar. 2017). - Santa Clara: IEEE, 2017. – P. 313 – 318.
Abstract: Physical Unclonable Function (PUF) has now become a core lightweight hardware-intrinsic cryptographic primitive for device identification and authentication to secure edge computing in Internet of Things (IoT). The main challenge in most delay-based PUF implementations is the rival of response uniqueness and reliability. Due to routing constraint, implementation of delay-based strong PUF on FPGA tends to have either poorer reliability under varying operational conditions or vulnerably high predictability. Therefore, the design of high quality strong PUF often entails tradeoff between reliability and unpredictability (including uniqueness and randomness). Arbiter PUF is one of the most popular structures for FPGA implementation. It suffers from relatively low reliability and high susceptibility to machine learning attacks due to the linearity of its cascaded switch mode delay representation model. To overcome both problems simultaneously, we dichotomize the challenges to winnow out the unreliably weak challenges and obfuscate the remaining reliable strong challenges to increase its unpredictability against machine learning attacks. The security A-PUF is hardened at the expense of small hardware and latency overhead in preprocessing the challenges.
URI: https://libeldoc.bsuir.by/handle/123456789/27836
Appears in Collections:Публикации в зарубежных изданиях

Files in This Item:
File Description SizeFormat 
Zalivaka_FPGA.pdf129.75 kBAdobe PDFView/Open
Show full item record Google Scholar

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.