Skip navigation
Please use this identifier to cite or link to this item: https://libeldoc.bsuir.by/handle/123456789/28954
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMrozek, I.-
dc.contributor.authorYarmolik, V.-
dc.date.accessioned2018-01-03T12:10:47Z-
dc.date.available2018-01-03T12:10:47Z-
dc.date.issued2017-
dc.identifier.citationMrozek, I. Two-run RAM march testing with address decimation / I. Mrozek, V. Yarmolik // Journal of Circuits, Systems and Computers. – 2017. – Vol. 26. – № 2. – P. 1-17. – doi.org/10.1142/S0218126617500311.ru_RU
dc.identifier.urihttps://libeldoc.bsuir.by/handle/123456789/28954-
dc.description.abstractConventional march memory tests have high fault coverage, especially for simple faults like stack-at fault (SAF), transition fault (TF) or coupling fault (CF). The same-time standard march tests, which are based on only one run, are becoming insufficient for complex faults like pattern-sensitive faults (PSFs). To increase fault coverage, the multi-run transparent march test algorithms have been used. This solution is especially suitable for built-in self-test (BIST) implementation. The transparent BIST approach presents the incomparable advantage of preserving the content of the random access memory (RAM) after testing. We do not need to save the memory content before the test session or to restore it at the end of the session. Therefore, these techniques are widely used in critical applications (medical electronics, railway control, avionics, telecommunications, etc.) for periodic testing in the field. Unfortunately, in many cases, there is very limited time for such test sessions. Taking into account the above limitations, we focus on short, two-run march test procedures based on counter address sequences. The advantage of this paper is that it defines requirements that must be taken into account in the address sequence selection process and presents a deeply analytical investigation of the optimal address decimation parameter. From the experiments we can conclude that the fault coverage of the test sessions generated according to the described method is higher than in the case of pseudorandom address sequences. Moreover, the benefit of this solution seems to be low hardware overhead in implementation of an address generator.ru_RU
dc.language.isoenru_RU
dc.subjectпубликации ученыхru_RU
dc.subjectRAMru_RU
dc.subjectBISTru_RU
dc.subjectPSFru_RU
dc.subjectmarch testsru_RU
dc.subjectmultiple testsru_RU
dc.titleTwo-run RAM march testing with address decimationru_RU
dc.typeСтатьяru_RU
Appears in Collections:Публикации в зарубежных изданиях

Files in This Item:
File Description SizeFormat 
Mrozek_Two.pdf130.29 kBAdobe PDFView/Open
Show simple item record Google Scholar

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.