Skip navigation
Please use this identifier to cite or link to this item: https://libeldoc.bsuir.by/handle/123456789/33699
Title: Reliable and Modeling Attack Resistant Authentication of Arbiter PUF in FPGA Implementation With Trinary Quadruple Response
Authors: Zalivako, S. S.
Ivaniuk, A. A.
Chang, C. H.
Keywords: публикации ученых;Arbiter PUF;reliability enhancement;machine learning attack resistance;authentication protocol
Issue Date: 2019
Publisher: Institute of Electrical and Electronics Engineers (IEEE)
Citation: Zalivaka, S. S. Reliable and Modeling Attack Resistant Authentication of Arbiter PUF in FPGA Implementation With Trinary Quadruple Response / S. S. Zalivaka, A. A. Ivaniuk, C. H. Chang // IEEE Transactions on Information Forensics and Security. – 2019. – №4(14). – P. 1109 – 1123. - DOI : 10.1109/TIFS.2018.2870835.
Abstract: Field programmable gate array (FPGA) is a potential hotbed for malicious and counterfeit hardware infiltration. Arbiter-based physical unclonable function (A-PUF) has been widely regarded as a suitable lightweight security primitive for FPGA bitstream encryption and device authentication. Unfortunately, the metastability of flip-flop gives rise to poor A-PUF reliability in FPGA implementation. Its linear additive path delays are also vulnerable to modeling attacks.
URI: https://libeldoc.bsuir.by/handle/123456789/33699
Appears in Collections:Публикации в зарубежных изданиях

Files in This Item:
File Description SizeFormat 
Zalivaka_Reliable.pdf73.82 kBAdobe PDFView/Open
Show full item record Google Scholar

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.