# DEVICE AND TECHNOLOGY SIMULATION OF IGBT ON SOI STRUCTURE

I. Lovshenko<sup>1</sup>, V. Nelayev<sup>1</sup>, A. Belous<sup>2</sup>, A. Turtsevich<sup>2</sup> <sup>1</sup>Belarusian State University of Informatics and Radioelectronics, Minsk, Belarus <sup>2</sup>R&D Center "BelMicroSystems" of Joint Stock Company "Integral", Minsk, Belarus

*Abstract* – Static and dynamics characteristics of the power IGBT device at "Silicon-On-Insulate" structure were simulated. Analysis of the characteristics of such structure in comparison with the IGBT at the bulk silicon are presented. Advantages of IGBT device at SOI are revealed.

# I. INTRODUCTION

At present two base types of power electronics contemporary devices are dominant: field transistors (Metal Oxide Silicon Field Effect Transistor, MOSFET) and bipolar transistors with the isolated gate (Isolated Gate Bipolar Transistor, IGBT), as well as various integrated structures on their basis. The numerous requirements to the power electronic systems (low losses during switches, small voltage drop in the activated state, high resistance in the off-state, high efficiency, etc.) stimulate researches for the new design structures, fabrication technologies, materials of the structural elements of such devices and layouts. IGBT due to its exceptional functional features, combining the positive properties of power field and bipolar transistors, is a widely applied power device and finds a wide application in the devices of the electric thrust and AC motors, induction heating systems, radiological systems, power back-up sources, switching elements. Perfecting of the IGBT structures is oriented at enhancing the efficiency, limit commutating currents and voltages.

### II. TECHNOLOGY «SILICON–ON-INSULATOR»

The technology «Silicon–On-Insulator» (SOI) was elaborated specifically to obtain the devices of the high temperature electronics and applications, requiring resistance to influence of the hard radioactive irradiation. In the structures "silicon-on-insulator" the working layer of silicon is separated from the substrate by means of the dielectric isolating layer of silicon oxide.

The SOI technology resolves a number of problems, emerging in the structures on the bulk silicon at high temperatures. The essence of technology is essentially in the complementary oxygen implantation into the silicon substrate with formation of the dielectric layer of silicon oxide inside the semiconductor.

The SOI structures are distinguished for their high radiation resistance and enhanced reliability at high temperatures. The short channel effects in the SOI devices can be suppressed by a mere reduction of the silicon layer thickness. The tilt of the above threshold characteristic of the SOI transistors is derived practically ideal. The high quality transistors are attained on the silicon films 8 nm thick.

For the SOI structures three methods of isolation are used: local silicon oxidation (LOCOS), isolation by means of shallow trenches (STI) and meza-isolation. The LOCOS – isolation is hard to use with the design rules of less than 0,25  $\mu$ m due to the «bird's beak», which limits the potentialities of obtaining the small area isolating regions. The STI–isolation is a relatively expensive process.

## **III. SIMULATED STRUCTURE**

Earlier there had been conducted researches devoted to investigation of the static and dynamic IGBT features dependence on the technology parameters at manufacturing of IGBT structure in bulk silicon. Thickness of the epitaxial layer of such structure was selected to be equal to 141  $\mu$ m, and thickness of the p<sup>+</sup>-collector layer – 17  $\mu$ m, as in work [1].

From the entire variety of the possible IGBT structures on SOI, described in the literature [2-6] the IGBT structure was selected, represented in Figure 1, a.

The transistor base is essentially the silicon film, located on the isolation material. IGBT may possess any polarity: a bipolar transistor of the pnp-type with n-MOS transistor or a bipolar transistor

of the npn-type with a p-MOS transistor. A greater current density in the IGBT structures is attained by means of the formed n-well of the source, increasing the base current of the bipolar transistor in IGBT. The gates can control one or two channels of the MOS transistors. The vertical sizes of the n-type of the drift area are augmented to enhance the current density without growth of the voltage drop value in the n-drift region.

Simulation of the technology flow of the IGBT on SOI structure manufacturing was performed using the SILVACO package [7] in compliance with the last trends in the IGBT on SOI technology [8-9].



Figure 1 – Structure of the IGBT on the SOI (a) and Dependences of collector current I<sub>c</sub> on collector voltage V<sub>c</sub> for the structures with various  $h_{ox}$ : 1 –  $h_{ox}$ =30 nm; 2 –  $h_{ox}$ =40 nm; 3 –  $h_{ox}$ =50 nm; 4 –  $h_{ox}$ =60 nm; 5 –  $h_{ox}$ =70 nm

# **IV. RESULTS**

The I-V features were obtained with the various thickness values of the gate  $h_{ox}$  (Figure 1, b). The thickness was varied within the limits from 30 to 70 nm.

Thickness of the gate oxide exerts a significant influence on the electric parameters of IGBT on SOI. With reduction of the oxide thickness from 40 nm down to 30 nm the bipolar transistor base current is increased and, thus, the saturation current value of the collector is increased (from  $\approx 55 \ \mu A$  to  $\approx 175 \ \mu A$ ). Meanwhile, the switch-on time for the both IGBT structures stays equal to 25 ns, and the switch-off time rises from 55 ns for  $h_{ox}$ =40 nm to the value of 75 ns  $h_{ox}$ =30 nm.

The calculated values of the switch-on and switch -off durations are by an order smaller (25 ns and 75 ns for IGBT on SOI structure and 350 ns and 870 ns for the IGBT on the bulk silicon respectively), Withal the current value of the collector (30  $\mu$ A) is greater by an order than for the vertical IGBT structure on the basis of the bulk silicon (4  $\mu$ A).

# V. CONCLUSION

Results of the technology design for the manufacturing of the bipolar transistor with the isolated gate (IGBT) at the "Silicon On Insulator" and at the bulk silicon structures [10] are presented. Comparisons of I-V features and dynamic characteristics (switch-on and switch-off durations) for both device constructions were carried out. on whose basis optimization was carried out of the design-process parameters on an example of such a parameter, as thickness of the gate oxide. It was shown, that thickness of the gate oxide exerts a substantial influence on the IGBT electric parameters. With reduction of the oxide thickness  $h_{ox}$  from 40 nm down to 30 nm the base current of the bipolar transistor increases and, thus, the saturation current value of the collector rises (from  $\approx 55 \ \mu A \ to \approx 175 \ \mu A$ ). Meanwhile, the switch-on time for the both IGBT structures stays equal to 25 ns, and the switch-off time is increased from from 55 ns for  $h_{ox}$ =40 nm to the value of 75 ns for  $h_{ox}$ =30 nm.

### REFERENCES

- [1] Khanna V.K. The Insulated Gate Bipolar Transistor IGBT. Theory and Design / The Institute of Electrical and Electronics Engineers. 2003. 544 pp.
- [2] United States Patent No. US 2010/0032713 A1. Lateral insulated gate bipolar transistor -Texas instruments inc. / Hideaki Kawahara, Philip Leland Hower: Texas instruments Inc. – Published date 11.02.2010.
- [3] United States Patent No. 7,943,957 B2. Lateral SOI semiconductor devices and manufacturing method thereof / Masato Taki [et al.]: Toyota Jidosha Kabushiki Kaisha. Published date 17.05.2011.
- [4] United States Patent No.5,241,210. High breakdown voltage semiconductor device / Akio Nakagawa [et al.] : Kabushiki Kaisha Toshiba – No 2004/0207031; Prior publication date 21.10.2004; Published date 31.08.1993.
- [5] Lu, L. Modeling of IGBT Resistive and Inductive Turn-On Behavior / L. Lu [et al.] // IEEE Industry Applications. Hong Kong : Kowloon, 2008. P. 904-914.
- [6] Lu, L. Physical modeling of forward conduction in IGBTs and diodes / L. Lu [et al.] // IEEE Industry Applications. Hong Kong : Kowloon, 2005. P. 2635-2642.
- [7] http://silvaco.com
- [8] Pesic, I. Integrated Simulation Solution for Advanced Power Devices.
- [9] Celler, G. Smart Cut. A guide to the technology, the process, the products / G. Celler, M. Wolf. SOITEC, 2003.
- [10] Belous A., Lovshenko I., Nelayev V., Shelibak I., Turtsevich A. High breakdown voltage and switching speed IGBT design. / Proc. 38th Euromicro Conference on Software Engineering Advanced Applications, SEEA'2012 and 15<sup>th</sup> Euromicro Conference on Digital System Design – Architectures, Methods and Tools, DSD'2012.- P. 19-20.