Skip navigation
Please use this identifier to cite or link to this item: https://libeldoc.bsuir.by/handle/123456789/41687
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRybenkov, E. V.-
dc.contributor.authorPetrovsky, N. A.-
dc.date.accessioned2020-12-14T12:49:57Z-
dc.date.available2020-12-14T12:49:57Z-
dc.date.issued2020-
dc.identifier.citationRybenkov, E. V. High performance multiplier-less pipelined FPGA architecture for 2-D non-separable quaternionic filter banks / E. V. Rybenkov, N. A. Petrovsky // Signal Processing: Algorithms, Architectures, Arrangements, and Applications : the 24th signal processing conference, Poznan, 23–25 september 2020 / Poznan University of Technology. – Poznan, 2020. – P. 42–47. – DOI: 10.23919/SPA50552.2020.9241273.ru_RU
dc.identifier.urihttps://libeldoc.bsuir.by/handle/123456789/41687-
dc.description.abstractThis paper presents a systematic design of the 2-D non-separable quaternionic paraunitary filter banks (Q−PUFB) based on the integer-to-integer invertible quaternionic multiplier applied to image processing.ru_RU
dc.language.isoenru_RU
dc.publisherPoznan University of Technologyru_RU
dc.subjectпубликации ученыхru_RU
dc.subjectquaternionic paraunitary filterru_RU
dc.subjectnon-separable transformru_RU
dc.titleHigh performance multiplier-less pipelined FPGA architecture for 2-D non-separable quaternionic filter banksru_RU
dc.typeСтатьяru_RU
Appears in Collections:Публикации в зарубежных изданиях

Files in This Item:
File Description SizeFormat 
Rybenkov_High.pdf44.88 kBAdobe PDFView/Open
Show simple item record Google Scholar

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.